

# RQ-100GDO25-XXXX Series

# QSFP28 100G O-Band DWDM 25KM SM LC Transceiver



## **Product Description**

The RQ-100GDO25-XXXX series single mode transceiver module is designed for multiple channel 100GbE transmissions for up to 25km distance over standard G.652 single mode optical fiber (SMF) . The transceiver operates at a data rate of 100Gbps at the nominal DWDM wavelength from 1295.56nm to 1312.58nm as specified by the CW-WDM MSA. This module can convert 4 channels of 25Gbps (NRZ) electrical input data to 1 channel of 100Gbps (PAM4) optical signal, and also can convert 1 channel of 100Gbps (PAM4) optical signal to 4 channels of 25Gbps (NRZ) electrical output data. The electrical interface of the module is compliant with the OIF CEI-28G-VSR and QSFP28 MSA. It is designed to deploy in the DWDM networking equipment in metropolitan access and core networks.

#### **Features**

- Supports 100Gbps
- O-Band DWDM with 200GHz channel spacing
- Aligned to 800GHz spacing LAN-WDM grid
- Single 3.3V Power Supply
- Power Dissipation < 5.5W</p>
- Up to 25km over SMF with inbuild PFEC
- QSFP28 MSA Compliant
- SFF-8636 Rev 2.10a Compliant
- 4x25G Electrical Interface
- LC Duplex Connector

- Commercial Case Temperature Range
   of 0°C to 70°C
- I<sup>2</sup>C Interface with Integrated Digital
   Diagnostic Monitoring
- Safety Certification: TUV/UL/FDA\*1
- RoHS Compliant

# **Applications**

100GbE multiple channel transmissions
 using O-Band DWDM wavelengths



# **Ordering Information**

| Part No.           | Data Rate | Fiber | Distance*3 | Interface | Temp.   |
|--------------------|-----------|-------|------------|-----------|---------|
| RQ-100GDO25-XXXX*2 | 100Gbps   | SMF   | 25km       | LC        | 0~+70°C |

<sup>\*1:</sup> For the latest certification information, please check with FIBERWDM.

# XXX-Channel refers to the following table

| Lane | Part NO.         | Frequency (THz) | Center Wavelength (nm) |
|------|------------------|-----------------|------------------------|
| L-4  | RQ-100GDO25-1295 | 231.4           | 1295.56                |
| L-3  | RQ-100GDO25-1296 | 231.2           | 1296.68                |
| L-2  | RQ-100GDO25-1297 | 231.0           | 1297.80                |
| L-1  | RQ-100GDO25-1298 | 230.8           | 1298.93                |
| L0   | RQ-100GDO25-1300 | 230.6           | 1300.05                |
| L1   | RQ-100GDO25-1301 | 230.4           | 1301.18                |
| L2   | RQ-100GDO25-1302 | 230.2           | 1302.31                |
| L3   | RQ-100GDO25-1303 | 230.0           | 1303.45                |
| L4   | RQ-100GDO25-1304 | 229.8           | 1304.58                |
| L5   | RQ-100GDO25-1305 | 229.6           | 1305.72                |
| L6   | RQ-100GDO25-1306 | 229.4           | 1306.85                |
| L7   | RQ-100GDO25-1308 | 229.2           | 1308.00                |
| L8   | RQ-100GDO25-1309 | 229.0           | 1309.14                |
| L9   | RQ-100GDO25-1310 | 228.8           | 1310.28                |
| L10  | RQ-100GDO25-1311 | 228.6           | 1311.43                |
| L11  | RQ-100GDO25-1312 | 228.4           | 1312.58                |



Figure 1: Transceiver Block Diagram

<sup>\*2:</sup> XXXX refers to O-Band DWDM wavelength range as CW-WDM MSA specified, please refer the following table for detailed center wavelength information.

<sup>\*3:</sup> Over G.652 SMF.





#### Figure 2: Application Reference Diagram

#### **Transmitter**

As shown in Figure 1, the transmitter path of the transceiver contains a 4x25Gbps CAUI-4 electrical input, an integrated electrical multiplexer, a SiPho driver, a diagnostic monitor, a control and bias for the MZ modulator and a single mode laser source. The integrated electrical multiplexer converts 4 channels of 25Gbps (NRZ) electrical input data to 1 channel of 100Gbps (PAM4) optical signal.

## Receiver

As shown in Figure 1, the receiver path of the transceiver contains an APD, a trans-impedance amplifier (TIA), an integrated de-multiplexer and a 4x25Gbps CAUI-4 compliant electrical output block. The integrated de-multiplexer converts 1 channel of 100Gbps (PAM4) optical signal to 4 channels of 25Gbps (NRZ) electrical output data.

# **High Speed Electrical Signal Interface**

The interface between QSFP28 module and Host ASIC is shown in Figure 2. The high speed signal lines are internally AC-coupled and the electrical inputs are internally terminated to 100 Ohms differential. All transmitter and receiver electrical channels are compliant to CAUI-4 specification per IEEE 802.3cd.

# **Control Signal Interface**

The module has the following low speed signals for control and status: ModSelL, ResetL, LPMode/TxDis, ModPrsL, IntL/RxLOSL. In addition, there is an industry standard two wire serial interface scaled for 3.3V LVTTL. The definition of control signal interface and the registers of the serial interface memory are further defined in the Control Interface& Memory Map section.



## **Handling and Cleaning**

Exposure to current surges and overvoltage events can cause immediate damage to the transceiver module. Observe the precautions for normal operation of electrostatic discharge sensitive equipment, and attention should also be taken to restrict exposure to the conditions defined in the absolute maximum ratings.

Optical connectors will be exposed as long as the port plug is not inserted, so always pay attention to protection. Each module is equipped with a port guard plug to protect the optical ports. The protective plug shall always be in place whenever the optical fiber is not inserted. Before inserting the optical fiber, it is recommended to clean the end of the optical fiber connector to avoid contamination of the module optical port due to dirty connector. If contamination occurs, use standard LC port cleaning methods.

# **Absolute Maximum Ratings**

Exceeding the absolute maximum ratings table may cause permanent damage to the device. This is just an emphasized rating, and does not involve the functional operation of the device that exceeds the specifications of this technical specification under these or other conditions. Long-term operation under absolute maximum ratings will affect the reliability of the device.

| Parameter           | Symbol | Min. | Max. | Unit |
|---------------------|--------|------|------|------|
| Storage temperature | Ts     | -40  | +85  | °C   |
| Supply voltage      | Vcc    | -0.5 | 3.6  | V    |
| Damage threshold    | Rxdmg  | -2.4 |      | dBm  |

# Recommended Operating Conditions\*4

For operations beyond the recommended operating conditions, optical and electrical characteristics are not defined, reliability is not implied, and such operations for a long time may damage the module.

| Parameter                              | Symbol | Min.  | Typical  | Max.  | Unit  |
|----------------------------------------|--------|-------|----------|-------|-------|
| Operating case temperature *5          | Тс     | 0     |          | 70    | °C    |
| Power supply voltage                   | Vcc    | 3.135 | 3.3      | 3.465 | V     |
| Operating relative humidity            | RH     | 5     |          | 85    | %     |
| Power dissipation                      | $P_D$  |       |          | 5.5   | W     |
| Electrical signal rate                 |        |       | 25.78125 |       | Gbps  |
| Optical signal rate                    |        |       | 56.25    |       | Gbaud |
| Power supply noise*6                   |        |       |          | 66    | mVpp  |
| Receiver differential data output load |        |       | 100      |       | Ohm   |
| Fiber length (9µm SMF)                 |        |       |          | 25    | km    |

<sup>\*4:</sup> Power supply specifications, instantaneous, sustained and steady state current are compliant with QSFP28 MSA power classification.

<sup>\*5:</sup> The position of case temperature measurement is shown in Figure 9.

<sup>\*6:</sup> Power supply noise is defined as the peak-to-peak noise amplitude over the frequency range at the host supply side of the recommended power supply filter with the module and recommended filter in place. Voltage levels including peak-to-peak noise are limited to the recommended operating range of the associated power supply. See Figure 7 for recommended power supply filter.



## **General Electrical Characteristics**

Unless otherwise stated, the following characteristics are defined under recommended operating conditions.

| Parameter                               | Min. | Typical | Max. | Unit |
|-----------------------------------------|------|---------|------|------|
| Transceiver power consumption           |      |         | 5.5  | W    |
| Transceiver power supply current, Total |      |         | 1587 | mA   |
| AC coupling capacitors (Internal)       |      | 0.1     |      | μF   |

## **Reference Points**

| Reference point | <b>Description</b>                                                             |
|-----------------|--------------------------------------------------------------------------------|
| TP0             | Host ASIC transmitter output at ASIC package contact.                          |
| TP1             | Input to module compliance board through mated module compliance board and     |
|                 | module connector. Used to test module input.                                   |
|                 | Host ASIC transmitter output through the host board and host card edge         |
| TP1a            | connector at the output of the host compliance board. Also used to calibrate   |
|                 | module input compliance signals.                                               |
| TP4             | Module output through the compliance board connectors at the output of the     |
| 164             | module compliance board. Also used to calibrate host input compliance signals. |
| TP4a            | Input to host compliance board. Used to test host input.                       |
| TP5             | Input to host ASIC.                                                            |
| TP5a            | Far end module output through a reference channel.                             |
|                 |                                                                                |

Note: Individual standards may specify unique reference points.



Figure 3: Reference points and compliance boards





Figure 4: IEEE 802.3 CAUI-4 compliance points TP1a, TP4a



Figure 5: IEEE 802.3 CAUI-4 compliance points TP1, TP4

# **High Speed Electrical Input Characteristics**

Unless otherwise stated, the following characteristics are defined under recommended operating conditions.

| conditions.                                    |            |        |                |      |            |            |
|------------------------------------------------|------------|--------|----------------|------|------------|------------|
| Parameter                                      | Test Point | Min.   | <b>Typical</b> | Max. | Unit       | Conditions |
|                                                | Transı     | mitter |                |      |            |            |
| Differential peak-peak input voltage tolerance | TP1a       | 900    |                |      | $mV_{p-p}$ |            |
| Differential input impedance                   | TP1        | 90     | 100            | 110  | Ohm        |            |
| Output rise/fall time                          | TP1a       | 10     |                |      | ps         | 20%~80%    |
| Eye width                                      | TP1a       | 0.46   |                |      | UI         | 1E-15      |
| Eye height, differential                       | TP1a       | 95     |                |      | mV         | 1E-15      |
| DC common mode voltage (V <sub>cm</sub> )*7    | TP1        | -350   |                | 2850 | mV         |            |

# **High Speed Electrical Output Characteristics**

Unless otherwise stated, the following characteristics are defined under recommended operating conditions.

| Parameter                             | Test Point | Min. | Typical | Max | Unit       | Conditions |
|---------------------------------------|------------|------|---------|-----|------------|------------|
| Differential peak-peak output voltage | TP4        |      |         | 900 | $mV_{p-p}$ |            |
| Differential output impedance         | TP4        | 90   | 100     | 110 | Ohm        |            |
| Output rise/fall time                 | TP4        | 12   |         |     | ps         | 20%~80%    |



| Eye width                              | TP4 | 0.57 | UI      | 1E-15 |
|----------------------------------------|-----|------|---------|-------|
| Eye height differential                | TP4 | 228  | mV      | 1E-15 |
| DC common mode voltage $(V_{cm})^{*7}$ | TP4 | -350 | 2850 mV |       |

<sup>\*7:</sup> V<sub>cm</sub> is generated by the host. Specification includes effects of ground offset voltage.

# **High Speed Optical Transmitter Characteristics**

Unless otherwise stated, the following characteristics are defined under recommended operating conditions.

# **Optical Characteristics @TP2 Test Point**

| Parameter                              | Symbol    | Min.   | Typical       | Max.     | Unit  |  |
|----------------------------------------|-----------|--------|---------------|----------|-------|--|
| Transmitter Transmitter                |           |        |               |          |       |  |
| Signaling speed                        |           |        | 56.25         |          | Gbaud |  |
| Center wavelength                      | λc        | See (  | Ordering Info | ormation | nm    |  |
| Contar wavalangth angoing              |           |        | 200           |          | GHz   |  |
| Center wavelength spacing              |           |        | 1.13          |          | nm    |  |
| Spectral width (-20dB)                 |           |        |               | 0.3      | nm    |  |
| Modulation format                      |           |        | PAM4          |          |       |  |
| Deviation from central wavelength @EOL |           | λс-0.1 |               | λc+0.1   | nm    |  |
| Side-mode suppression ratio            | SMSR      | 30     |               |          | dB    |  |
| Transmit average*8                     | TxAVG     | 0      |               | 5.6      | dBm   |  |
| Launch power of off transmitter        | $P_{off}$ |        |               | -20      | dBm   |  |
| Transmitter reflectance                |           |        |               | -26      | dB    |  |
| Optical return loss tolerance*9        |           |        |               | 15       | dB    |  |

<sup>\*8:</sup> Average launch power (min) is informative and not the principal indicator of signal strength. A transmitter with launch power below this value cannot be compliant; however, a value above this does not ensure compliance.

# **High Speed Optical Receiver Characteristics**

Unless otherwise stated, the following characteristics are defined under recommended operating conditions.

# **Optical Characteristics @TP3 Test Point**

| Parameter                     | Symbol     | Min. | Typical | Max. | Unit  |
|-------------------------------|------------|------|---------|------|-------|
| Signaling speed               |            |      | 56.25   |      | Gbaud |
| Center wavelength             | λς         | 1290 |         | 1325 | nm    |
| Damage threshold              | $Rx_{dmg}$ | -2.4 |         |      | dBm   |
| Rx overload, average power    | Rxsat      | -3   |         |      | dBm   |
| Rx sensitivity, average power | Senavg     |      |         | -15  | dBm   |
| Receiver reflectance          |            |      |         | -26  | dB    |
| LOS Assert                    | LOSA       | -26  |         |      | dBm   |

<sup>\*9:</sup> Transmitter reflectance is defined looking into the transmitter.



| LOS De-Assert  | LOSD | -17 | dBm |
|----------------|------|-----|-----|
| LOS hysteresis | 0.5  |     | dB  |

# **Regulatory Compliance**

Various standard and regulations apply to the RQ-100GDO25-XXXX modules. These include Eye-Safety, Component Recognition, RoHS, ESD, EMC and Immunity. Please note the transmitter module is a Class 1 laser product. See regulatory compliance table for details.

# **Regulatory Compliance Table**

| Feature                                 | Test Method                   | Performance                               |  |  |
|-----------------------------------------|-------------------------------|-------------------------------------------|--|--|
| Laser Eye Safety and                    | (IEC) EN                      |                                           |  |  |
| <b>Equipment Type Testing</b>           | 62368-1:2014+A11              | CDRH Accession Number:2132182-000         |  |  |
| Type Approved Safety Regular Production | (IEC) EN 60825-1:2014         | TUV File: R 50457725 0001                 |  |  |
| TÜVRheinland                            | (IEC) EN                      | CB File: JPTUV-100513                     |  |  |
| CERTIFIED WWW.tuv.com                   | 60825-2:2004+A1+A2            |                                           |  |  |
|                                         | Underwriters Laboratories     |                                           |  |  |
|                                         | (UL) and Canadian             |                                           |  |  |
|                                         | Standards Association         |                                           |  |  |
| Component Recognition                   | (CSA) Joint Component         | UL File: E317337                          |  |  |
| Component recognition                   | Recognition for Information   | GET III. 2017 007                         |  |  |
|                                         | Technology Equipment          |                                           |  |  |
|                                         | including Electrical Business |                                           |  |  |
|                                         | Equipment                     |                                           |  |  |
|                                         |                               | Less than 100 ppm of cadmium. Less        |  |  |
|                                         |                               | than 1000 ppm lead, mercury,              |  |  |
|                                         |                               | hexavalent chromium, poly brominated      |  |  |
| RoHS Compliance                         | RoHS Directive                | biphenyls (PPB) , poly brominated         |  |  |
|                                         | 2011/65/EU&(EU)2015/863       | biphenyl ethers (PBDE), dibutyl           |  |  |
|                                         |                               | phthalate, butyl benzyl phthalate, bis    |  |  |
|                                         |                               | (2-ethylhexyl) phthalate and diisobutyl   |  |  |
|                                         |                               | phthalates.                               |  |  |
| Electrostatic Discharge (ESD)           | JEDEC Human Body Model        | High speed contacts shall withstand       |  |  |
| to the Electrical Contacts              | (HBM)                         | 1000V. All other contacts shall withstand |  |  |
|                                         | (,                            | 2000 V.                                   |  |  |
|                                         |                               | When installed in a properly grounded     |  |  |
| Electrostatic Discharge (ESD)           |                               | housing and chassis the units are         |  |  |
| to the Optical Connector                | IEC 61000-4-2:2008            | subjected to 15kV air discharges during   |  |  |
| Receptacle                              |                               | operation and 8kV direct discharges to    |  |  |
|                                         |                               | the case.                                 |  |  |
| Electromagnetic Interference            | FCC Part 15 Class B;          | System margins are dependent on           |  |  |
| (EMI)                                   | CISPR 32 (EN55032) 2015;      | customer board and chassis design.        |  |  |
| Immunity                                | IEC 61000-4-3:2010;           | Typically shows no measurable effect      |  |  |
|                                         | EN55035:2017                  | from a 10V/m field swept from 80 MHz to   |  |  |



6 GHz applied to the module without a chassis enclosure.

## **Electrostatic Discharge (ESD)**

The RQ-100GDO25-XXXX modules comply with the ESD requirements described in the regulatory compliance table. However, in the normal processing and operation of optical transceiver, the following two types of situations need special attention.

Case I: Before inserting the transceiver into the rack meeting the requirements of QSFP28 MSA, ESD preventive measures must be taken to protect the equipment. For example, the grounding wrist strap, workbench and floor should be used wherever the transceiver is handled.

Case II: After the transceiver is installed, the electrostatic discharge outside the chassis of the host equipment shall be within the scope of system level ESD requirements. If the optical interface of the transceiver is exposed outside the host equipment cabinet, the transceiver may be subject to equipment system level ESD requirements.

## **Electromagnetic Interference (EMI)**

Communication equipment with optical transceivers is usually regulated by FCC in the United States and CENELEC EN55032 (CISPR 32) in Europe. The compliance of RQ-100GDO25-XXXX with these standards is detailed in the regulatory compliance table. The metal shell and shielding design of RQ-100GDO25-XXXX will help equipment designers minimize the equipment level EMI challenges they face.

# **Flammability**

The RQ-100GDO25-XXXX optical transceiver meets UL certification requirements, its constituent materials have heat and corrosion resistance, and the plastic parts meet UL94V-0 requirements.

# **QSFP28 Transceiver Electrical Pad Layout**



Figure 6: QSFP28 Module Pinout



# **Pin Arrangement and Definition**

| Pin | Logic          | Symbol           | Description                                                                               | Plug Sequence | Notes    |
|-----|----------------|------------------|-------------------------------------------------------------------------------------------|---------------|----------|
| 1   |                | GND              | Ground                                                                                    | 1             | 1        |
| 2   | CML-I          | Tx2n             | Transmitter Inverted Data Input                                                           | 3             |          |
| 3   | CML-I          | Tx2p             | Transmitter Non-Inverted Data Input                                                       | 3             |          |
| 4   |                | GND              | Ground                                                                                    | 1             | 1        |
| 5   | CML-I          | Tx4n             | Transmitter Inverted Data Input                                                           | 3             |          |
| 6   | CML-I          | Tx4p             | Transmitter Non-Inverted Data Input                                                       | 3             |          |
| 7   |                | GND              | Ground                                                                                    | 1             | 1        |
| 8   | LVTTL-I        | ModSelL          | Module Select                                                                             | 3             |          |
| 9   | LVTTL-I        | ResetL           | Module Reset                                                                              | 3             |          |
| 10  |                | VccRx            | +3.3V Power Supply Receiver                                                               | 2             | 2        |
| 11  | LVCMOS-<br>I/O | SCL              | Two-wire serial interface clock                                                           | 3             |          |
| 12  | LVCMOS-<br>I/O | SDA              | Two-wire serial interface data                                                            | 3             |          |
| 13  |                | GND              | Ground                                                                                    | 1             | 1        |
| 14  | CML-O          | Rx3p             | Receiver Non-Inverted Data Output                                                         | 3             |          |
| 15  | CML-O          | Rx3n             | Receiver Inverted Data Output                                                             | 3             |          |
| 16  |                | GND              | Ground                                                                                    | 1             | 1        |
| 17  | CML-O          | Rx1p             | Receiver Non-Inverted Data Output                                                         | 3             |          |
| 18  | CML-O          | Rx1n             | Receiver Inverted Data Output                                                             | 3             |          |
| 19  |                | GND              | Ground                                                                                    | 1             | 1        |
| 20  |                | GND              | Ground                                                                                    | 1             | 1        |
| 21  | CML-O          | Rx2n             | Receiver Inverted Data Output                                                             | 3             |          |
| 22  | CML-O          | Rx2p             | Receiver Non-Inverted Data Output                                                         | 3             |          |
| 23  |                | GND              | Ground                                                                                    | 1             | 1        |
| 24  | CML-O          | Rx4n             | Receiver Inverted Data Output                                                             | 3             |          |
| 25  | CML-O          | Rx4p             | Receiver Non-Inverted Data Output                                                         | 3             |          |
| 26  |                | GND              | Ground                                                                                    | 1             | 1        |
| 27  | LVTTL-O        | ModPrsL          | Module Present                                                                            | 3             |          |
| 28  | LVTTL-O        | IntL/<br>RxLOSL  | Interrupt. Optionally configurable as RxLOSL via the management interface (SFF-8636).     | 3             |          |
| 29  |                | VccTx            | +3.3V Power supply transmitter                                                            | 2             | 2        |
| 30  |                | Vcc1             | +3.3V Power supply                                                                        | 2             | 2        |
| 31  | LVTTL-I        | LPMode/<br>TxDis | Low Power Mode. Optionally configurable as TxDis via the management interface (SFF-8636). | 3             |          |
| 32  |                | GND              | Ground                                                                                    | 1             | 1        |
| 33  | CML-I          | Тх3р             | Transmitter Non-Inverted Data Input                                                       | 3             | •        |
| 34  | CML-I          | Tx3n             | Transmitter Inverted Data Input                                                           | 3             |          |
| 35  | OIVIL I        | GND              | Ground                                                                                    | 1             | 1        |
|     |                | 0110             | Oround                                                                                    | ı             | <u> </u> |



| 36 | CML-I | Tx1p | Transmitter Non-Inverted Data Input | 3 |   |
|----|-------|------|-------------------------------------|---|---|
| 37 | CML-I | Tx1n | Transmitter Inverted Data Input     | 3 |   |
| 38 |       | GND  | Ground                              | 1 | 1 |

Note 1: GND is the symbol for signal and supply (power) common for the module. All are common within the module and all module voltages are referenced to this potential unless otherwise noted. Connect them directly to the host board signal-common ground plane.

Note 2: VccRx, Vcc1 and VccTx are the receiving and transmission power suppliers and applied concurrently. VccRx, Vcc1 and VccTx are internally connected within the module in any combination. Vcc contacts in SFF-8662 and SFF-8672 each have a steady state current rating of 1A.



Figure 7: Host Board Power Supply Filter

During power transient events, the host should ensure that any neighboring modules sharing the same supply stay within their specified supply voltage limits. The host should also ensure that the intrinsic noise of the power rail is filtered in order to guarantee the correct operation of the optical modules.



# **Package Outline**

The module is designed to meet the package outline defined in the QSFP28 MSA specification. See the package outline for details.



Figure 8: Mechanical Package Outline (All dimensions in mm)

\*This 2D drawing is only for reference, please check with FIBERWDM before ordering.

The bellow picture shows the location of the hottest spot for measuring module case temperature. In addition, the digital diagnostic monitors (DDM) temperature is also calibrated to this spot.



Figure 9: Case Temperature Measurement Point (All dimensions in mm)



Figure 10: Module Optical Interface (looking into the optical port)



## **Control Interface & Memory Map**

The control interface combines dedicated signal lines for ModSelL, ResetL, LPMode/TxDis, ModPrsL, IntL/RxLOSL, two-wire serial interface clock (SCL) and data (SDA), signals to provide users rich functionality over an efficient and easily used interface.

#### ModSelL

ModSelL is an input signal. When held low by the host, the module responds to two-wire serial communication commands. When ModSelL is high, the module can't respond to or acknowledge any two-wire interface communication from the host. The ModSelL signal input node is pulled up towards Vcc in the module with a resistor of  $10k\Omega$ . In order to avoid conflicts, the host system won't attempt two-wire interface communications within the ModSelL de-assert time after any modules are deselected. Similarly, the host will wait at least for the period of the ModSelL assert time before communicating with the newly selected module.

#### ResetL

The ResetL signal is pulled up towards Vcc in the module with a resistor of  $10k\Omega$ . A low level on ResetL for longer than  $10\mu$ s initiates a complete module reset, returning all user module settings to their default state.

### LPMode/TxDis

LPMode/TxDis is a dual-mode input signal from the host operating with active high logic. It is pulled up towards Vcc in the module with a resistor of  $10k\Omega$ . At power-up or after ResetL is de-asserted, the LPMode/TxDis behaves as LPMode. LPMode/TxDis can be configured as TxDis using the two-wire interface except during the execution of a reset.

When LPMode/TxDis is configured as LPMode, the module behaves as though TxDis=0. By using the LPMode signal and a combination of the Power\_override, Power\_set and High\_Power\_Class\_Enable software control bits (SFF-8636, Address A0h, Byte 93 bits 0,1,2), the host controls how much power a module can consume.

When LPMode/TxDis is configured as TxDis, the module behaves as though LPMode=0. In this mode LPMode/TxDis when set to 1 or 0 disables or enables all optical transmitters within the times specified in SFF-8636.

Changing LPMode/TxDis mode from LPMode to TxDis when the LPMode/TxDis state is high disables all optical transmitters. If the module was in low power mode, then the module transitions out of low power mode at the same time. If the module is already in high power state with transmitters already enabled, the module will disable all optical transmitters.

Changing the LPMode/TxDis mode from LPMode to TxDis when the LPMode/TxDis state is low simply changes the behavior of the mode of LPMode/TxDis. The behavior of the module depends on the Power Override control bits.

#### **ModPrsL**

ModPrsL is pulled up towards Vcc on the host board and pulled towards ground in the module. ModPrsL



is pulled low when inserted and released to high when it is physically absent from the host connector.

### IntL/RxLOSL

IntL/RxLOSL is a dual-mode active-low, open-collector output signal from the module. It is pulled up towards Vcc on the host board with a resistor of  $10k\Omega$ . At power-up or after ResetL is released to high, IntL/RxLOSL is configured as IntL. IntL/RxLOSL can be optionally programmed as RxLOSL using the two-wire interface except during the execution of a reset.

If IntL/RxLOSL is configured as IntL, a low indicates a possible module operational fault or a module condition that sets an unmasked flag as defined in SFF-8636. The source of the IntL "low" can be read, cleared or masked using the two-wire interface. If the interrupt was after a module reset and SFF-8636, Page 00h, Byte 2, bit 0 (Data\_Not\_Ready bit) is 0, then the module releases IntL to high after the host has read the Data\_Not\_Ready bit. For all other interrupt causes, the module releases IntL to high after the host has read the flag associated with the cause of the interrupt.

If IntL/RxLOSL is configured as RxLOSL, a low indicates that there is a loss of received optical power on at least one lane, a high indicates that there is no loss of received optical power. The module pulls RxLOSL to low if any lane in a multiple lane module has a LOS condition and release RxLOSL to high only if no lane has a LOS condition.

#### SCL and SDA

The SCL and SDA is a hot plug interface that can support a bus topology. During module insertion or removal, the module will implement a pre-charge circuit which prevents corrupting data transfers from other modules that are already using the bus.

## **Control Interface Electrical Specifications**

| Parameter                                 | Symbol | Min.    | Max.    | Unit |
|-------------------------------------------|--------|---------|---------|------|
| SCL and SDA                               | VOL    | 0       | 0.4     | V    |
| SCL and SDA                               | VOH    | VCC-0.5 | VCC+0.3 | V    |
| SCL and SDA                               | VIL    | -0.3    | VCC*0.3 | V    |
| SCL and SDA                               | VIH    | VCC*0.7 | VCC+0.5 | V    |
| Capacitance on SCL and SDA I/O contact    | Ci     |         | 14      | pF   |
| Total bus capacitive load for SCL and SDA | Ch     |         | 100     | pF   |
| Total bus capacitive load for SCL and SDA | Cb     |         | 200     | pF   |
|                                           | VIL    | -0.3    | 0.8     | V    |
| LPMode/TxDis, ResetL and ModSelL          | VIH    | 2       | Vcc+0.3 | V    |
|                                           | lin    | -365    | 125     | μΑ   |
| ModPrsL and IntL/RxLOSL                   | VOL    | 0       | 0.4     | V    |
| WOUF ISE AND INCENTACOSE                  | VOH    | Vcc-0.5 | Vcc+0.3 | V    |

Note: Positive values indicate current flowing into the module.



# **Memory Map**

The memory is structured as a single address, multiple page approach and is compliant with the QSFP28 MSA. The module meets the following requirements:

- 1. The module initialize in hardware mode when LPMode is de-asserted.
- 2. The transmitter is disabled when the module is held in reset.
- 3. Tx Squelch function is implemented as defined by the QSFP28 MSA. When squelched, the transmitter remains on with the modulation turned off.
- 4. Rx Squelch function is implemented as defined by the QSFP28 MSA. When RxLOSL is asserted, the receiver output is squelched.

# **Register Overview**

| From                           | То  | Content                                    | No. of<br>bytes | Туре       |  |  |
|--------------------------------|-----|--------------------------------------------|-----------------|------------|--|--|
| 2-Wire Serial Address 1010000x |     |                                            |                 |            |  |  |
| Lower Page 00h                 |     |                                            |                 |            |  |  |
| 0                              | 2   | ID and Status                              | 3               | Read-Only  |  |  |
| 3                              | 21  | Interrupt Flags (Clear on read)            | 19              | Read-Only  |  |  |
| 22                             | 33  | Free Side Device Monitors                  | 12              | Read-Only  |  |  |
| 34                             | 81  | Channel Monitors                           | 48              | Read-Only  |  |  |
| 82                             | 85  | Reserved                                   | 4               | Read-Only  |  |  |
| 86                             | 99  | Control                                    | 14              | Read/Write |  |  |
| 100                            | 106 | Free Side Interrupt Masks                  | 7               | Read/Write |  |  |
| 107                            | 110 | Free Side Device Properties                | 4               | Read-Only  |  |  |
| 111                            | 112 | Assigned to PCI Express                    | 2               | Read/Write |  |  |
| 113                            | 116 | Free Side Device Properties                | 4               | Read-Only  |  |  |
| 117                            | 118 | Reserved                                   | 2               | Read/Write |  |  |
| 119                            | 122 | Optional Password Change                   | 4               | Write-Only |  |  |
| 123                            | 126 | Optional Password Entry                    | 4               | Write-Only |  |  |
| 127                            | 127 | Page Select Byte                           | 1               | Read/Write |  |  |
|                                |     | Upper Page 00h                             |                 |            |  |  |
| 128                            | 128 | Identifier                                 | 1               | Read-Only  |  |  |
| 129                            | 191 | Base ID Fields                             | 63              | Read-Only  |  |  |
| 192                            | 223 | Extended ID                                | 32              | Read-Only  |  |  |
| 224                            | 255 | Vendor Specific ID                         | 32              | Read-Only  |  |  |
| Page 01h (Optional)            |     |                                            |                 |            |  |  |
| 128                            | 255 | Reserved (previously for SFF-8079 support) | 128             | Read-Only  |  |  |
|                                |     | Page 02h (Optional)                        |                 |            |  |  |
| 128                            | 255 | User EEPROM Data                           | 128             | Read/Write |  |  |
| Page 03h (Optional)            |     |                                            |                 |            |  |  |
| 128                            | 175 | Free Side Device Thresholds                | 48              | Read-Only  |  |  |
| 176                            | 223 | Channel Thresholds                         | 48              | Read-Only  |  |  |
| 224                            | 229 | Tx EQ, Rx Output and TC Support            | 6               | Read-Only  |  |  |



| 230 | 241 | Channel Controls         | 12                | Read/Write |
|-----|-----|--------------------------|-------------------|------------|
| 242 | 251 | Channel Monitor Masks    | 10                | Read/Write |
| 252 | 255 | Reserved                 | Reserved 4 Read/V |            |
|     |     | Pages 04h-1Fh (Optional) |                   |            |
| 128 | 255 | Vendor Specific          | 128               | Read/Write |
|     |     | Pages 20h-21h (Optional) |                   |            |
| 128 | 255 | PAM-4 and WDM Features   | 128               | Read/Write |
|     |     | Pages 22h-7Fh (Optional) |                   |            |
| 128 | 255 | Reserved                 | 128               | Read/Write |
|     |     | Pages 80h-FFh (Optional) |                   |            |
| 128 | 255 | Vendor Specific          | 128               | Read/Write |
|     |     |                          |                   |            |